SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
This section describes the integration of the ATL in the device, including information about clocks, resets, and environmental modules.
Figure 31-2 shows the integration of the ATL in the device, input and output signals, clock generators, and interconnections.
The features of the ATL modules are:
Figure 31-2 ATL IntegrationTable 31-2 and Table 31-3 summarize the integration of the module in the device.
| Module Instance | Attributes | ||
| Power Domain | Wake-Up Capability | Interconnect | |
| ATL | PD_COREAON | No | L4_PER2 |
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| ATL | ATLPCLK | ATL_GFCLK | PRCM | ATL functional clock |
| OCP_CLK | ATL_L3_GICLK | PRCM | ATL interface clock. Can be used as functional clock via ATL_PCLKMUX0 | |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| ATL | ATL_RST | CORE_RST | PRCM | ATL reset from PRCM |
For more information about the clock and reset sources, refer to: