SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 11-17 summarizes the display subsystem register mapping.
| Register Name | Type | Register Width (Bits) | Address Offset | L3_MAIN Physical Address |
|---|---|---|---|---|
| DSS_REVISION | R | 32 | 0x0000 0000 | 0x5800 0000 |
| RESERVED | R | 32 | 0x0000 0010 | 0x5800 0010 |
| DSS_SYSSTATUS | R | 32 | 0x0000 0014 | 0x5800 0014 |
| DSS_CTRL | RW | 32 | 0x0000 0040 | 0x5800 0040 |
| DSS_STATUS | R | 32 | 0x0000 005C | 0x5800 005C |