SNAS264D April 2006 – February 2024 LM94
PRODUCTION DATA
| Register Address | Read/ Write | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default Value |
|---|---|---|---|---|---|---|---|---|---|---|---|
| D4h | R/W | Step 2 Temp Offset | LUT3/4_STEP2 | LUT1/2_STEP2 | 00h | ||||||
| D5h | R/W | Step 3 Temp Offset | LUT3/4_STEP3 | LUT1/2_STEP3 | 00h | ||||||
| D6h | R/W | Step 4 Temp Offset | LUT3/4_STEP4 | LUT1/2_STEP4 | 00h | ||||||
| D7h | R/W | Step 5 Temp Offset | LUT3/4_STEP5 | LUT1/2_STEP5 | 00h | ||||||
| D8h | R/W | Step 6 Temp Offset | LUT3/4_STEP6 | LUT1/2_STEP6 | 00h | ||||||
| D9h | R/W | Step 7 Temp Offset | LUT3/4_STEP7 | LUT1/2_STEP7 | 00h | ||||||
| DAh | R/W | Step 8 Temp Offset | LUT3/4_STEP8 | LUT1/2_STEP8 | 00h | ||||||
| DBh | R/W | Step 9 Temp Offset | LUT3/4_STEP9 | LUT1/2_STEP9 | 00h | ||||||
| DCh | R/W | Step 10 Temp Offset | LUT3/4_STEP10 | LUT1/2_STEP10 | 00h | ||||||
| DDh | R/W | Step 11 Temp Offset | LUT3/4_STEP11 | LUT1/2_STEP11 | 00h | ||||||
| DEh | R/W | Step 12 Temp Offset | LUT3/4_STEP12 | LUT1/2_STEP12 | 00h | ||||||
| DFh | R/W | Step 13 Temp Offset | LUT3/4_STEP13 | LUT1/2_STEP13 | 00h | ||||||
There are two look up tables of 13 steps (12 offsets), one for LUT 1 and 2 the other for LUT 3 and 4. Each 8-bit offset register contains the offset temperature for LUT 1 and 2 as well as the offset temperature for LUT 3 and 4. The format for the offsets is a 4-bit unsigned value, and one LSB is either 1°C or 0.5°C. The offset resolution is controlled by LT34_RS and LT12_RS bits found in the Special Function Control 2 register (at address BDh). Therefore, the offset range is variable as well and is either 15°C to 0°C or 7.5°C to 0°C.
See the Section 6.2.18 section for information on how the base temperature/lookup table should be used for controlling the PWM output(s).