SNAS264D April 2006 – February 2024 LM94
PRODUCTION DATA
| Register Address | Read/ Write | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default Value |
|---|---|---|---|---|---|---|---|---|---|---|---|
| BDh | R/W | Special Function Control 2 | VID_MODE[1:0] | LT34 _RS | LT12 _RS | STE4 | STE3 | STE2 | STE1 | 00h | |
| Bit | Name | R/W | Description |
|---|---|---|---|
| 0 | STE1 | R/W | Enable Smart Tach for Tach 1 |
| 1 | STE2 | R/W | Enable Smart Tach for Tach 2 |
| 2 | STE3 | R/W | Enable Smart Tach for Tach 3 |
| 3 | STE4 | R/W | Enable Smart Tach for Tach 4 |
| 4 | LT12_RS | R/W | When this bit is set, the LUT1 and LUT2 fan controls will use 0.5°C. The resolution of the LUT offsets and hysteresis settings are affected by this bit. These bits apply to the fan control offset registers, fan control hysteresis registers, and boost hysteresis registers. |
| 5 | LT34_RS | R/W | When this bit is set, the LUT3 and LUT4 fan controls will use 0.5°C. The resolution of the LUT offsets and hysteresis settings are affected by this bit. |
| 7:6 | VID_MODE[1:0] | R/W | These bits select the VID mode which determines how the VID code is handled by the P1_VID and P2_VID value registers and the dynamic Vccp monitoring. |
| VID_MODE[1:0] | VID Mode | Comments |
|---|---|---|
| 00 | VRD10 | Supports the VRD10 specification from Intel and is backwards compatible with the LM93 dynamic Vccp monitoring circuitry. This mode has a voltage range of 0.8375V to 1.600V with 12.5mV resolution and supports 6 VID bits/pins. |
| 01 | VRD10.2 Extended | Supports the VRD10.2 Extended specification from Intel. This mode has a voltage range of 0.83125V to 1.600V with 6.25mV resolution and supports 7 VID bits/pins. |
| 10 | VRD11 Mode 1 | Supports the VRD11 specification from Intel. This mode has a voltage range of 0.83125V to 1.600V with 6.25mV resolution and supports 7 VID bits/pins (VID6-VID0). It assumes VID7 is 0. This is the recommended mode of operation for support of VRD10 and VRD11 without requiring additional hardware. |
| 11 | VRD11 Mode 2 | Supports the VRD11 specification from Intel. This mode has a voltage range of 0.0375V to 1.600V with 12.5mV resolution and supports 7 VID bits/pins (VID7-VID1). It assumes VID0 is 0. This mode measures voltage levels below 0.83125V for VRD11, but will require additional hardware to simultaneously support VRD10 operation. |
Application Note: Enabling Smart Tach mode is not supported while either PWM output is configured for 22.5 kHz. The behavior of the part is undefined if this configuration is programmed. Register E0h Special Function TACH to PWM Binding must be setup when Smart Tach modes are enabled.