SPRADN4B October 2024 – September 2025 AM62P , AM62P-Q1
When a 32-bit, single-rank, or dual-rank LPDDR4 is used, the recommendation is to follow balanced T topology for address, CKE, and CK signals routing.
When a 16-bit, single-rank LPDDR4 is used, follow the point-to-point topology. The recommendation is to connect the unused Data strobe pins (DDR0_DQS2-3 and DQS2-3_n) as per the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines recommendation.
The data interface signals connection topology is point-to-point for LPDDR4, and is categorized into different byte lanes.
VTT termination does not apply for LPDDR4 memory type. Terminations that are required for address and control signals are supported (handled) internally (on-die).