15 Revision History
Changes from Revision A (January 2025) to Revision B (September 2025)
- (User's Guide Usage Guidelines): Added all processor
GPNsGo
- Added section Common Checklist for Use With All Schematic Design
Guidelines and Schematics Review SectionsGo
- Added section Custom Board Schematic Design Implementation Checklist
Sub-Sections DescriptionGo
- Added section Common Checklist for Use With All Schematic Design
Guidelines and Schematics Review SectionsGo
- (Processor-Specific Information): Added NoteGo
- (Selection of Processor OPN (Orderable Part Number)): Added packages to all
GPNsGo
- (Processor-specific Data Sheet Use Case and Version
Referenced for User's Guide Edits): Added more information
about data sheet includes and updated data sheet revision
(available on TI.com)Go
- (Processor Power Architecture): Added NoteGo
- (Discrete Power Devices (DC/DC, LDO) Based Power
Architecture): Added Queries related to Discrete power
Architecture FAQ and added more information about the
MCU_PORz inputGo
- (General Recommendations): Added NoteGo
- (Notes About Component Selection): Added NoteGo
- (Parallel Pull Resistor): Added NoteGo
- (Peripheral Clock Outputs Series Resistor): Added
more informationGo
- Added section Peripheral Clock Outputs Pulldown
ResistorGo
- Added section Schematics Design Pages Sequencing and SK Board
LayoutGo
- Added section Processor-Specific SDKGo
- (Device Comparison, IOSET and Voltage Conflict): Added information about
voltage conflictGo
- (Note on PADCONFIG Registers): Added Information on PADCONFIG bits
and PADCONFIG registers default values summary FAQGo
- (Custom Board High-Speed Interface Design Guidelines): Added Links
to documents for General High Speed Layout Guidelines FAQGo
- (Connection of Slow Ramp Signal (Input) or Capacitor Load (Output)
to Processor IOs): Added more informationGo
- (Processor-Specific Recommendations for Power, Clock, Reset, Boot
and Debug): Added NoteGo
- (Core and Peripherals Supplies): Added Note and information about
SR1.2 and Power supply connection and Board layout recommendations to support
HS400 FAQGo
- (IO Supply for IO Groups): Added
NoteGo
- Added section Partial IO Mode FunctionalityGo
- (MCU_OSC0 (High Frequency) Clock (Internal
Oscillator) or LVCMOS Digital Clock (External Oscillator)):
Added Queries regarding LVCMOS Digital Clock Source for,
MCU_OSC0 (WKUP_OSC) or WKUP_LFOSC0 (LFOSC0) FAQ and more
information about clock inputGo
- (WKUP_LFOSC0 (Low Frequency) Clock (Internal
Oscillator) or LVCMOS Digital Clock (External Oscillator)):
Added Queries regarding LVCMOS Digital Clock Source for,
MCU_OSC0 (WKUP_OSC) or WKUP_LFOSC0 (LFOSC0)
FAQGo
- (Processor Reset): Added Processor Reset inputs, Reset Status Outputs and
Connection Recommendations FAQGo
- (External Reset Inputs): Added Processor Reset
inputs, Reset Status Outputs and Connection Recommendations
FAQGo
- (Configuration of Boot Modes (for Processor)):
Added Supported bootmode configurations FAQGo
- (Processor Peripherals Power, Interface and Connections): Added
NoteGo
- Added section Supported Processor Cores and MCU
CoresGo
- (DDR Subsystem (DDRSS)): Added DDR4/
LPDDR4 performance difference and Queries related
to passive components values, tolerance, voltage
rating FAQs. Added more information about
DDRSSGo
- (AM62P, AM62P-Q1 Processor Family): Added Queries related to passive
components values, tolerance, voltage rating FAQ and more information about MMC0
interfaceGo
- (MMC1/MMC2 – SD (Secure Digital) Card Interface): Added more
information about MMC1/MMC2 – SD interfaceGo
- Added section MMC1 Signals Used for SD Card Interface
(Recommended)Go
- Added section MMC2 Signals Used for SD Card
InterfaceGo
- Added section Additional InformationGo
- (MMC1/MMC2 SDIO (Embedded) Interface): Added more information about
MMC1/MMC2 SDIO interfaceGo
- (Octal Serial Peripheral Interface (OSPI) or Quad Serial Peripheral
Interface (QSPI)): Added Note and more information about OSPI or QSPI
interfaceGo
- (General-Purpose Memory Controller (GPMC)): Added
more information about GPMC interfaceGo
- (External Communication Interface (Ethernet
(CPSW3G0), USB2.0, UART and MCAN)): Added
NoteGo
- Added section Ethernet (MAC) InterfaceGo
- (Common Platform Ethernet Switch 3-port Gigabit
(CPSW3G0)): Added more information about CPSW3G0
interfaceGo
- (USB Type-C): Added Is USB OTG possible without PD controller?
FAQGo
- (Additional Information): Added
Queries related to passive components values,
tolerance, voltage rating FAQGo
- (Universal Asynchronous Receiver/Transmitter
(UART)): Added Note and more information about UART
interfaceGo
- Added section UART Interface When Not UsedGo
- (Modular Controller Area Network (MCAN) with Full CAN-FD Support):
Added Note and more information about MCAN interfaceGo
- (Multichannel Serial Peripheral Interface (MCSPI) and Audio
Peripheral - Multichannel Audio Serial Port (MCASP)): Added Note, more
information about MCSPI and MCASP interfaces and referenced required
FAQsGo
- Added section Connection of MCSPI and MCASP Interface
SignalsGo
- (Inter-Integrated Circuit (I2C)): Added Note and more information
about I2C interfaceGo
- Added section I2C Interface Signals ConnectionGo
- (CSIRX0 Peripheral When Used): Added Queries related
to passive components values, tolerance, voltage rating
FAQGo
- (Display Parallel Interface (DPI)): Added NoteGo
- (AM62P, AM62P-Q1 Processor Family): Added more information about DPI
interfaceGo
- (AM62P, AM62P-Q1 Processor Family): Added more information about
OLDI0 interfaceGo
- (DSITX0 Peripheral Used): Added Queries related to passive
components values, tolerance, voltage rating FAQGo
- (General Purpose Input/Output (GPIO)): Added Note,
more information about processor IOs, Queries related to
GPIO and Queries related to LVCMOS input Hysteresis
FAQsGo
- (Voltage Monitor Inputs Connection When Used): Added
Power OK (POK) Module Voltages Monitored and Connection
recommendations and Queries related to passive components
values, tolerance, voltage rating FAQsGo
- (Voltage Monitor Inputs Connection When Not Used): Added Power OK
(POK) Module Voltages Monitored and Connection recommendations
FAQGo
- (High Frequency Oscillator (MCU_OSC0) Clock Loss Detection): Added
How to Switch Back to External Clock After Clock Loss Detection
FAQGo
- Added section Crystal or External Oscillator
Mal-functionGo
- Added section SK Specific Circuit Implementation
(Reuse)Go
- (Self-Review of Custom Board Schematic Design): Added
NoteGo
- (Custom Board Layout Notes (Added Near to the
Schematic Sections) and General Guidelines): Added Note and
Links to documents for General High Speed Layout Guidelines
FAQGo
- Added section DDR-MARGIN-FWGo
- (FAQs - Processor Product Family Wise and Sitara
Processor Families): Added master list FAQ of AM62Lx
processor familyGo
- Added section Schematics Review (Self) and Schematic Review Request
(Suppliers)Go
- (References): Updated references to all sections and added AM62L
references sectionGo