SPRADN4B October 2024 – September 2025 AM62P , AM62P-Q1
DSITX0 peripheral when not used has specific connection requirements for interface signals and power supplies.
For connecting the DSITX0 peripheral signals, power supplies (core and analog), see the Pin Connectivity Requirements section of the processor-specific data sheet.
When boundary scan function is used, CSIRX0 and DSITX0 supplies (VDDA_CORE_CSI_DSI, VDDA_CORE_DSI_CLK and VDDA_1P8_CSI_DSI) are recommended to be connected to the recommended supply rails. Decoupling capacitors on the supply pins are recommended. Bulk capacitors and ferrites are optional.
When boundary scan function is not used and CSIRX0 interface is not used, the recommendations is to connect CSIRX0 and DSITX0 supplies (VDDA_CORE_CSI_DSI, VDDA_CORE_DSI_CLK and VDDA_1P8_CSI_DSI) to VSS through separate 0Ω resistors. Decoupling capacitors, bulk capacitors and ferrites are not recommended to be populated.
DSI0_TXRCALIB resistor can be DNI when DSITX0 interface is not used.