SPRADN4B October 2024 – September 2025 AM62P , AM62P-Q1
The processor family supports x2 (two) instances of USB 2.0 interface ports. The USB interfaces (USB0, USB1 ports) can be configured as host or device or Dual-Role Device (DRD).
USBn_VBUS (n = 0-1) is recommended to be connected as per the USB Design Guidelines section of the processor-specific data sheet. The supply voltage range for the USBn_VBUS pins is defined in the Recommended Operating Conditions section of the processor-specific data sheet. The nominal input voltage applied is equal to the resistor divider output when VBUS supply voltage level is 5V.
USBn_ID functionality can be implemented using any of the processor GPIOs.
USBn_VBUS are fail-safe inputs. The fail-safe input is valid only if the VBUS supply is connected through the recommended USB VBUS Detect Voltage Divider / Clamp Circuit.