SPRADN4B October 2024 – September 2025 AM62P , AM62P-Q1
The recommendation is to verify that the required number of decoupling and bulk capacitors including value are provided for all power supply rails, including dual-voltage IO supply for IO group supply rails.
The recommendation is to place the decoupling capacitors close to the processor supply pins. Larger bulk capacitors can be placed further away.
The recommendation is to use Low-ESL capacitors and the recommendation is to connect the capacitors with the shortest possible traces to keep the loop inductance minimal. For more information, see the Sitara Processor Power Distribution Networks: Implementation and Analysis application note.
As a starting point the recommendation is to follow the SK schematic implementation, for bulk and decoupling capacitors. Performing simulation (PDN analysis) is recommended to optimize the use of capacitors. For filtered (ferrite) power supplies implementation, follow the processor-specific SK. Additionally, follow the Sitara Processor Power Distribution Networks: Implementation and Analysis application note.
The recommendation is to use feedthrough (3-terminal) capacitors (used on the starter kit SK-AM62P-LP) to optimize the number of capacitors used. Use of 3-terminal capacitors minimizes the loop inductance and can be used to optimize processor performance, mainly the DDR performance.