General
Review and verify the following for the custom schematic design:
- Reviewed above "Common
checklist for all sections" section of the user's guide.
- Connection of the CSIRX0 peripheral signals to the attached device.
- Connection of recommended external calibration resistor CSI0_RXRCALIB.
- Connection of core and analog supply.
- Fail-safe operation of CSIRX0 interface.
Schematic Review
Follow the below list for the custom schematic
design:
- Connection of the CSIRX0 peripheral signals with attached devices including the
polarity.
- Connection of 499Ω ±1% to
CSI0_RXRCALIB pin and ground.
- Ferrite and capacitors used for CSIRX0 analog and core supply, when CSIRX0
peripheral is used. Follow SK schematics.
- Supply rails connected to the CSIRX0 peripheral supply rail and attached device
IO supply are sourced from the same supply follow the ROC.
- Pin connectivity requirement followed when CSIRX0 peripheral is not used and
boundary scan functionality is required. IO calibration resistor can be DNI when
CSIRX0 interface is not used, but boundary scan functionality is required.
- Pin connectivity requirement followed when CSIRX0 peripheral is not used and
boundary scan functionality is not required.
- CSIRX0 inputs are not fail-safe. The recommendation is to not apply any CSIRX0
input until the processor peripheral supply ramps.
Additional
- The recommendation is to provision for external
ESD protection (based on the use case).
- The recommendation is to verify fail-safe
operation when connected to external interface signals. Applying an external
input signal to the processor CSIRX0 inputs before processor supply ramps can
cause voltage feed and affect the board performance.
- The recommendation is to include marking
(optional) (100Ω) of differential signals and the differential impedance
value.