SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This register provides the status of the interrupts and enables you to mask the interrupt signal. The status bits are cleared when this register is read.
| 15:9 | 8 | 7:1 | 0 |
|---|---|---|---|
| Rsvd | LSI | Rsvd | LSIM |
| Field | Name | Description | Reset | Access |
|---|---|---|---|---|
| 15-9 | Rsvd | Reserved | 0 | RO |
| 8 | LSI | Link Status Change Interrupt | 0 | R_SS_R C_W1C |
| When this bit is set, the bit indicates that the link status has changed. This bit is cleared on a read (or this bit is written to 1 when RWCE bit of MAC_CSR_SW_Ctrl register is set). | ||||
| 7-1 | Rsvd | Reserved | 0 | RO |
| 0 | LSIM | Link Status Change Interrupt Mask | 0 | R/W |
| When this bit is set, the bit disables the assertion of the interrupt signal because of the setting of the LSI bit. |