SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
McBSP module data transmit and error conditions generate two sets of interrupt signals. One set is used for the CPU and the other set is for DMA.
Figure 34-66 Transmit
Interrupt Generation
| McBSP Interrupt Signal |
Interrupt Flags |
Interrupt Enables in SPCR2 (XINTM Bits) |
Interrupt Enables |
Type of Interrupt | Interrupt Line |
|---|---|---|---|---|---|
| XINT | XRDY | 00 | XINTENA | Every word transmit | MXINT |
| EOBX | 01 | XINTENA | Every 16-channel block boundary | ||
| FSX | 10 | XINTENA | On every FSX | ||
| XSYNCERR | 11 | XINTENA | Frame sync error |