SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The SEC inputs can be selected from various signals from in the system to enable debug and system analysis. Figure 14-3 shows the SEC inputs. Each event selector MUX can select from various signals on in the system. These signals are shown in Table 14-1.
Figure 14-3 System Event Counter
Inputs| CTM/STA/STO/RST_INP_SEL | EVENT_INPUT_SELECTED | Polarity | Synchronization Requirement |
|---|---|---|---|
| 0 | EBC1 | High | Disable |
| 1 | EBC2 | High | Disable |
| 2 | EBC3 | High | Disable |
| 3 | EBC4 | High | Disable |
| 4 | EBC5 | High | Disable |
| 5 | EBC6 | High | Disable |
| 6 | EBC7 | High | Disable |
| 7 | EBC8 | High | Disable |
| 8 | COUNTER1_EVENT | High | Disable |
| 9 | COUNTER2_EVENT | High | Disable |
| 10 | COUNTER3_EVENT | High | Disable |
| 11 | COUNTER4_EVENT | High | Disable |
| 12 | ERAD_OR_MASK0 | High | Disable |
| 13 | ERAD_OR_MASK1 | High | Disable |
| 14 | ERAD_OR_MASK2 | High | Disable |
| 15 | ERAD_OR_MASK3 | High | Disable |
| 16 | ERAD_AND_MASK0 | High | Disable |
| 17 | ERAD_AND_MASK1 | High | Disable |
| 18 | ERAD_AND_MASK2 | High | Disable |
| 19 | ERAD_AND_MASK3 | High | Disable |
| 20 | PIE_INT1 | High | Disable |
| 21 | PIE_INT2 | High | Disable |
| 22 | PIE_INT3 | High | Disable |
| 23 | PIE_INT4 | High | Disable |
| 24 | PIE_INT5 | High | Disable |
| 25 | PIE_INT6 | High | Disable |
| 26 | PIE_INT7 | High | Disable |
| 27 | PIE_INT8 | High | Disable |
| 28 | PIE_INT9 | High | Disable |
| 29 | PIE_INT10 | High | Disable |
| 30 | PIE_INT11 | High | Disable |
| 31 | PIE_INT12 | High | Disable |
| 32 | CPU1_TINT0 | High | Disable |
| 33 | CPU1_TINT1 | High | Disable |
| 34 | CPU1_TINT2 | High | Disable |
| 35 | CLA_INTERRUPT1 | High | Disable |
| 36 | CLA_INTERRUPT2 | High | Disable |
| 37 | CLA_INTERRUPT3 | High | Disable |
| 38 | CLA_INTERRUPT4 | High | Disable |
| 39 | CLA_INTERRUPT5 | High | Disable |
| 40 | CLA_INTERRUPT6 | High | Disable |
| 41 | CLA_INTERRUPT7 | High | Disable |
| 42 | CLA_INTERRUPT8 | High | Disable |
| 43 | ECAT_PDI_SOF | High | Disable |
| 44 | ECAT_PDI_EOF | High | Disable |
| 45 | ECAT_PCI_WD_TRIGGER | High | Disable |
| 46 | ECAT_PDI_uc_IRQ | High | Disable |
| 47 | ECAT_SYNC_OUT0 | High | Disable |
| 48 | ECAT_SYNC_OUT1 | High | Disable |
| 49 | ECAT_DRAM_PARITY_ERROR | High | Disable |
| 50 | MCANA_EVT0 | High | Disable |
| 51 | MCANA_EVT1 | High | Disable |
| 52 | MCANA_EVT2 | High | Disable |
| 53 | ADCSOCAO | High | Disable |
| 54 | ADCSOCBO | High | Disable |
| 55 | CLATASKRUN1 | High | Disable |
| 56 | CLATASKRUN2 | High | Disable |
| 57 | CLATASKRUN3 | High | Disable |
| 58 | CLATASKRUN4 | High | Disable |
| 59 | CLATASKRUN5 | High | Disable |
| 60 | CLATASKRUN6 | High | Disable |
| 61 | CLATASKRUN7 | High | Disable |
| 62 | CLATASKRUN8 | High | Disable |
| 63 | EPWMXBAR1 | Low | Enable |
| 64 | EPWMXBAR2 | Low | Enable |
| 65 | EPWMXBAR3 | Low | Enable |
| 66 | EPWMXBAR4 | Low | Enable |
| 67 | EPWMXBAR5 | Low | Enable |
| 68 | EPWMXBAR6 | Low | Enable |
| 69 | EPWMXBAR7 | Low | Enable |
| 70 | EPWMXBAR8 | Low | Enable |
| 71 | INPUTXBAR1 | High | Enable |
| 72 | INPUTXBAR2 | High | Enable |
| 73 | INPUTXBAR3 | High | Enable |
| 74 | INPUTXBAR4 | High | Enable |
| 75 | INPUTXBAR5 | High | Enable |
| 76 | INPUTXBAR6 | High | Enable |
| 77 | INPUTXBAR7 | High | Enable |
| 78 | INPUTXBAR8 | High | Enable |
| 79 | INPUTXBAR9 | High | Enable |
| 80 | INPUTXBAR10 | High | Enable |
| 81 | INPUTXBAR11 | High | Enable |
| 82 | INPUTXBAR12 | High | Enable |
| 83 | INPUTXBAR13 | High | Enable |
| 84 | INPUTXBAR14 | High | Enable |
| 85 | INPUTXBAR15 | High | Enable |
| 86 | INPUTXBAR16 | High | Enable |
| 87 | CPUx_CPUSTAT | High | Disable |
| 88 | CPUx_DBGACK | High | Disable |
| 89 | CPUx_NMI | High | Disable |
| 90 | CMPSS1_CTRIPH_OR_CTRIPL | High | Enable |
| 91 | CMPSS2_CTRIPH_OR_CTRIPL | High | Enable |
| 92 | CMPSS3_CTRIPH_OR_CTRIPL | High | Enable |
| 93 | CMPSS4_CTRIPH_OR_CTRIPL | High | Enable |
| 94 | CMPSS5_CTRIPH_OR_CTRIPL | High | Reserved |
| 95 | CMPSS6_CTRIPH_OR_CTRIPL | High | Disable |
| 96 | CMPSS7_CTRIPH_OR_CTRIPL | High | Disable |
| 97 | CMPSS8_CTRIPH_OR_CTRIPL | High | Disable |
| 98 | SD1FLT1_COMPH_OR_COMPL | High | Disable |
| 99 | SD1FLT2_COMPH_OR_COMPL | High | Disable |
| 100 | SD1FLT3_COMPH_OR_COMPL | High | Disable |
| 101 | SD1FLT4_COMPH_OR_COMPL | High | Disable |
| 102 | SD2FLT1_COMPH_OR_COMPL | High | Disable |
| 103 | SD2FLT2_COMPH_OR_COMPL | High | Disable |
| 104 | SD2FLT3_COMPH_OR_COMPL | High | Disable |
| 105 | SD2FLT4_COMPH_OR_COMPL | High | Disable |
| 106 | ADCAINT1 | High | Disable |
| 107 | ADCAINT2 | High | Disable |
| 108 | ADCAINT3 | High | Disable |
| 109 | ADCAINT4 | High | Disable |
| 110 | ADCBINT1 | High | Disable |
| 111 | ADCBINT2 | High | Disable |
| 112 | ADCBINT3 | High | Disable |
| 113 | ADCBINT4 | High | Disable |
| 114 | ADCCINT1 | High | Disable |
| 115 | ADCCINT2 | High | Disable |
| 116 | ADCCINT3 | High | Disable |
| 117 | ADCCINT4 | High | Disable |
| 118 | ADCDINT1 | Reserved | Enable |
| 119 | ADCDINT2 | High | Disable |
| 120 | ADCDINT3 | High | Disable |
| 121 | ADCDINT4 | Reserved | Reserved |
| 122-127 | Reserved | Reserved | Reserved |