SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| MEMORY | SIZE (x16) | START ADDRESS | END ADDRESS | CPU1.DMA ACCESS | ECC/ Parity | SECURITY | PART NUMBER |
|---|---|---|---|---|---|---|---|
| M0 RAM | 1024 | 0x0000_0000 | 0x0000_03FF | - | Parity | - | - |
| M1 RAM | 1024 | 0x0000_0400 | 0x0000_07FF | - | Parity | - | - |
| PIE Vector Table | 160 | 0x0000_0D00 | 0x0000_0D9F | - | Parity | - | - |
| GS0_1 RAM (with Parity) | 1024 | 0x0000_C000 | 0x0000_C3FF | YES | Parity | - | - |
| GS0_2 RAM (with Parity) | 1024 | 0x0000_C400 | 0x0000_C7FF | YES | Parity | - | - |
| GS0_3 RAM (with Parity) | 1024 | 0x0000_C800 | 0x0000_CBFF | YES | Parity | - | - |
| GS0_4 RAM (with Parity) | 1024 | 0x0000_CC00 | 0x0000_CFFF | YES | Parity | - | - |
| GS0_5 RAM (with Parity) | 1024 | 0x0000_D000 | 0x0000_D3FF | YES | Parity | - | - |
| GS0_6 RAM (with Parity) | 1024 | 0x0000_D400 | 0x0000_D7FF | YES | Parity | - | - |
| TI OTP Bank 0 | 1536 | 0x0007_2000 | 0x0007_25FF | - | ECC | - | - |
| UID_REGS | 6 | 0x0007_2172 | 0x0007_2177 | - | ECC | - | - |
| DCSM BANK0 Z1 OTP | 512 | 0x0007_8000 | 0x0007_81FF | - | ECC | YES | - |
| DCSM BANK0 Z2 OTP | 512 | 0x0007_8200 | 0x0007_83FF | - | ECC | YES | - |
| BANK0 MAIN Sector (first 128 KB) | 65536 | 0x0008_0000 | 0x0008_FFFF | - | ECC | YES | - |
| Z1 Secure functions (Secure Boot, Secure Code Copy, Secure CRC Calc) | 4096 | 0x003F_8000 | 0x003F_8FFF | - | Parity | YES | - |
| BootROM functions Flash API Math Tables (IQ) FPU32 Tables FFT Twiddle Factor Tables | 28672 | 0x003F_9000 | 0x003F_FFFF | - | Parity | - | - |
| TI OTP Bank 0 ECC | 192 | 0x0107_0400 | 0x0107_04BF | - | - | - | - |