SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
IDLE and HALT modes on this device are similar to those on other C28x devices. Table 6-9 describes the effect on the system when any of the clock-gating low-power modes are entered.
| MODULES/ CLOCK DOMAIN | IDLE | STANDBY | HALT |
|---|---|---|---|
| SYSCLK | Active | Gated | Gated |
| CPUCLK | Gated | Gated | Gated |
| WDCLK | Active | Active | Gated if CLKSRCCTL1.WDHALTI = 0 |
| PLL | Powered | Powered | Software must power down PLL before entering HALT. |
| WROSC | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 |
| SYSOSC | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 |
| Flash(1) | Powered | Powered | Powered |
| XTAL(2) | Powered | Powered | Powered |