over recommended operating conditions (unless otherwise noted)
| PARAMETER |
TEST CONDITIONS |
MIN |
TYP |
MAX |
UNIT |
| General |
| CVDDIO(1)(2) |
VDDIO Capacitance Per Pin(5) |
|
0.1 |
|
|
uF |
| CVDDA(1)(2) |
VDDA Capacitance Per Pin(5) |
|
2.2 |
|
|
uF |
| SRVDD33(3) |
Supply Ramp Rate of 3.3V Rails (VDDIO, VDDA) |
|
3 |
|
100 |
mV/us |
| VBOR-VDDIO-GB(4) |
VDDIO Brown Out Reset Voltage Guardband |
|
|
0.1 |
|
V |
(1) A bulk capacitor should also be used. The exact value of the decoupling capacitance depends on the system voltage regulation solution that is supplying these pins.
(2) It is recommended to tie the 3.3V rails (VDDIO, VDDA) together and supply them from a single source.
(3) See the Supply Slew Rate section. Supply ramp rate faster than the maximum can trigger the on-chip ESD protection.
(4) TI recommends VBOR-VDDIO-GB to avoid BOR-VDDIO resets due to normal supply noise or load-transient events on the 3.3-V VDDIO system regulator. Good system regulator design and decoupling capacitance (following the system regulator specifications) are important to prevent activation of the BOR-VDDIO during normal device operation. The value of VBOR-VDDIO-GB is a system-level design consideration; the voltage listed here is typical for many applications.
(5) Max capacitor tolerance should be 20%.