SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME | DESCRIPTION | 48 PT | 32 VFC | 32 RHB |
|---|---|---|---|---|
| VDDA | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor on each pin. On the 32 QFN package, VREFHI is internally tied to VDDA. See the Power Management Module (PMM) section for usage details. | 18 | 11 | 11 |
| VDDIO | 3.3-V Digital I/O Power Pins. See the Power Management Module (PMM) section for usage details. | 35, 46 | 23 | 23 |
| VSS | Digital Ground. For QFN packages, the ground pad on the bottom of the package must be soldered to the ground plane of the PCB. | 22, 37, 44 | 24, 29 | PAD |
| VSSA | Analog Ground | 17 | 10 | 10 |