SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| f(SYSCLK) | Frequency, device (system) clock | 2 | 160 | MHz | |
| tc(SYSCLK) | Period, device (system) clock | 6.25 | 500 | ns | |
| f(INTCLK) | Frequency, system PLL going into VCO (after PDIV) | 4 | 25 | MHz | |
| f(VCOCLK) | Frequency, system PLL VCO (before RDIVCLK0) | 160 | 400 | MHz | |
| f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 5 | 200 | MHz | |
| f(PLL) | Frequency, PLLSYSCLK | 2 | 160 | MHz | |
| f(PLL_LIMP) | Frequency, PLL Limp Frequency (1) | 30/(RDIVCLK0 + 1) | MHz | ||
| f(LSP) | Frequency, LSPCLK | 2 | 160 | MHz | |
| tc(LSPCLK) | Period, LSPCLK | 6.25 | 500 | ns | |
| f(OSCCLK) | Frequency, OSCCLK (WROSCDIV8 or SYSOSCDIV4 or XTAL or X1) | See respective clock | MHz | ||
| f(MCPWM) | Frequency, MCPWMCLK | 160 | MHz | ||