SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 4-1 lists the features of the F28E12x devices.
| FEATURE(1) | F28E120SC | F28E120SB | |
|---|---|---|---|
| PROCESSOR AND ACCELERATORS | |||
| C28x | Frequency (MHz) | 160 | |
| FPU32 - Type 0 | Yes | ||
| 2-Channel DMA - Type 0 | 1 | ||
| MEMORY | |||
| Flash | 128KB (64KW) | 64KB (32KW) | |
| RAM | 16KB (8KW) | ||
| Security: JTAGLOCK, Zero-pin boot, Dual-zone security | Yes | ||
| SYSTEM | |||
| 32-bit CPU timers | 3 | ||
| Watchdog-timer | 1 | ||
| Dual Clock Compare (DCC) | 1 | ||
| External Interrupts | 5 | ||
| Nonmaskable Interrupt Watchdog (NMIWD) timers | 1 | ||
| Crystal oscillator/External clock input | 1 | ||
| Internal oscillator accuracy (WROSC and SYSOSC) | See Section 6.10.3.5 | ||
| GPIO | See Table 5-9 | ||
| ANALOG PERIPHERALS | |||
| ADC 12-bit | Number of ADCs | 1 | |
| Conversion-time (ns)(2) | 112.36 ns / 8.9 MSPS | ||
| ADC channels | See Table 5-9 | ||
| Temperature sensor | 1 | ||
| Comparator Subsystem | CMPSS_LITE (each includes two comparators and two static 10-bit effective DACs) | 3 | |
| PGA | 1 | ||
| CONTROL PERIPHERALS(3) | |||
| eCAP modules – Type 2 | 1 | ||
| MCPWM – Type 0 | Total Channels | 8 | |
| eQEP modules – Type 2 | 1 | ||
| COMMUNICATION PERIPHERALS(3) | |||
| I2C – Type 2 | 1 | ||
| SCI – Type 0 (UART-Compatible) | 2 | ||
| SPI – Type 2 | 1 | ||
| UART – Type 0 | 1 | ||
| PACKAGE, TEMPERATURE, AND QUALIFICATION OPTIONS | |||
| Junction temperature (TJ) | –40°C to 125°C | ||
| Free-Air temperature (TA) | –40°C to 105°C | ||