SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME | PIN TYPE | DESCRIPTION | 48 PT | 32 VFC | 32 RHB |
|---|---|---|---|---|---|
| A0 | I | ADC-A Input 0 | 11 | 7 | 7 |
| A1 | I | ADC-A Input 1 | 10 | 7 | 7 |
| A2 | I | ADC-A Input 2 | 6 | 4 | 4 |
| A3 | I | ADC-A Input 3 | 5 | 3 | 3 |
| A4 | I | ADC-A Input 4 | 19 | 12 | 12 |
| A5 | I | ADC-A Input 5 | 9 | 6 | 6 |
| A6 | I | ADC-A Input 6 | 4 | 2 | 2 |
| A7 | I | ADC-A Input 7 | 15 | 8 | 8 |
| A8 | I | ADC-A Input 8 | 16 | 9 | 9 |
| A9 | I | ADC-A Input 9 | 20 | 13 | 13 |
| A10 | I | ADC-A Input 10 | 21 | 13 | 13 |
| A11 | I | ADC-A Input 11 | 8 | 6 | 6 |
| A12 | I | ADC-A Input 12 | 14 | 8 | 8 |
| A14 | I | ADC-A Input 14 | 7 | 5 | 5 |
| A15 | I | ADC-A Input 15 | 7 | 5 | 5 |
| A16 | I | ADC-A Input 16 | 2 | 32 | 32 |
| A19 | I | ADC-A Input 19 | 23 | ||
| A20 | I | ADC-A Input 20 | 24 | ||
| AIO225 | I | Analog Pin Used For Digital Input 225 | 19 | 12 | 12 |
| AIO231 | I | Analog Pin Used For Digital Input 231 | 11 | 7 | 7 |
| AIO232 | I | Analog Pin Used For Digital Input 232 | 10 | 7 | 7 |
| AIO233 | I | Analog Pin Used For Digital Input 233 | 7 | 5 | 5 |
| AIO237 | I | Analog Pin Used For Digital Input 237 | 8 | 6 | 6 |
| AIO238 | I | Analog Pin Used For Digital Input 238 | 14 | 8 | 8 |
| AIO239 | I | Analog Pin Used For Digital Input 239 | 7 | 5 | 5 |
| AIO241 | I | Analog Pin Used For Digital Input 241 | 16 | 9 | 9 |
| AIO244 | I | Analog Pin Used For Digital Input 244 | 9 | 6 | 6 |
| AIO245 | I | Analog Pin Used For Digital Input 245 | 15 | 8 | 8 |
| CMP1_HN0 | I | CMPSS-1 High Comparator Negative Input 0 | 7 | 5 | 5 |
| CMP1_HN1 | I | CMPSS-1 High Comparator Negative Input 1 | 8 | 6 | 6 |
| CMP1_HP0 | I | CMPSS-1 High Comparator Positive Input 0 | 6 | 4 | 4 |
| CMP1_HP1 | I | CMPSS-1 High Comparator Positive Input 1 | 8 | 6 | 6 |
| CMP1_HP2 | I | CMPSS-1 High Comparator Positive Input 2 | 4 | 2 | 2 |
| CMP1_HP3 | I | CMPSS-1 High Comparator Positive Input 3 | 7 | 5 | 5 |
| CMP1_HP4 | I | CMPSS-1 High Comparator Positive Input 4 | 10 | 7 | 7 |
| CMP1_LN0 | I | CMPSS-1 Low Comparator Negative Input 0 | 7 | 5 | 5 |
| CMP1_LN1 | I | CMPSS-1 Low Comparator Negative Input 1 | 8 | 6 | 6 |
| CMP1_LP0 | I | CMPSS-1 Low Comparator Positive Input 0 | 6 | 4 | 4 |
| CMP1_LP1 | I | CMPSS-1 Low Comparator Positive Input 1 | 8 | 6 | 6 |
| CMP1_LP2 | I | CMPSS-1 Low Comparator Positive Input 2 | 4 | 2 | 2 |
| CMP1_LP3 | I | CMPSS-1 Low Comparator Positive Input 3 | 7 | 5 | 5 |
| CMP1_LP4 | I | CMPSS-1 Low Comparator Positive Input 4 | 10 | 7 | 7 |
| CMP2_HN0 | I | CMPSS-2 High Comparator Negative Input 0 | 21 | 13 | 13 |
| CMP2_HN1 | I | CMPSS-2 High Comparator Negative Input 1 | 14 | 8 | 8 |
| CMP2_HP0 | I | CMPSS-2 High Comparator Positive Input 0 | 19 | 12 | 12 |
| CMP2_HP1 | I | CMPSS-2 High Comparator Positive Input 1 | 14 | 8 | 8 |
| CMP2_HP2 | I | CMPSS-2 High Comparator Positive Input 2 | 20 | 13 | 13 |
| CMP2_HP3 | I | CMPSS-2 High Comparator Positive Input 3 | 21 | 13 | 13 |
| CMP2_HP4 | I | CMPSS-2 High Comparator Positive Input 4 | 16 | 9 | 9 |
| CMP2_LN0 | I | CMPSS-2 Low Comparator Negative Input 0 | 21 | 13 | 13 |
| CMP2_LN1 | I | CMPSS-2 Low Comparator Negative Input 1 | 14 | 8 | 8 |
| CMP2_LP0 | I | CMPSS-2 Low Comparator Positive Input 0 | 19 | 12 | 12 |
| CMP2_LP1 | I | CMPSS-2 Low Comparator Positive Input 1 | 14 | 8 | 8 |
| CMP2_LP2 | I | CMPSS-2 Low Comparator Positive Input 2 | 20 | 13 | 13 |
| CMP2_LP3 | I | CMPSS-2 Low Comparator Positive Input 3 | 21 | 13 | 13 |
| CMP2_LP4 | I | CMPSS-2 Low Comparator Positive Input 4 | 16 | 9 | 9 |
| CMP3_HN0 | I | CMPSS-3 High Comparator Negative Input 0 | 5 | 3 | 3 |
| CMP3_HN1 | I | CMPSS-3 High Comparator Negative Input 1 | 9 | 6 | 6 |
| CMP3_HP0 | I | CMPSS-3 High Comparator Positive Input 0 | 4 | 2 | 2 |
| CMP3_HP1 | I | CMPSS-3 High Comparator Positive Input 1 | 9 | 6 | 6 |
| CMP3_HP2 | I | CMPSS-3 High Comparator Positive Input 2 | 11 | 7 | 7 |
| CMP3_HP3 | I | CMPSS-3 High Comparator Positive Input 3 | 5 | 3 | 3 |
| CMP3_HP4 | I | CMPSS-3 High Comparator Positive Input 4 | 7 | 5 | 5 |
| CMP3_LN0 | I | CMPSS-3 Low Comparator Negative Input 0 | 5 | 3 | 3 |
| CMP3_LN1 | I | CMPSS-3 Low Comparator Negative Input 1 | 9 | 6 | 6 |
| CMP3_LP0 | I | CMPSS-3 Low Comparator Positive Input 0 | 4 | 2 | 2 |
| CMP3_LP1 | I | CMPSS-3 Low Comparator Positive Input 1 | 9 | 6 | 6 |
| CMP3_LP2 | I | CMPSS-3 Low Comparator Positive Input 2 | 11 | 7 | 7 |
| CMP3_LP3 | I | CMPSS-3 Low Comparator Positive Input 3 | 5 | 3 | 3 |
| CMP3_LP4 | I | CMPSS-3 Low Comparator Positive Input 4 | 7 | 5 | 5 |
| PGA1_INM1 | I | PGA-1 Minus 1 | 19 | 12 | 12 |
| PGA1_INM2 | I | PGA-1 Minus 2 | 11 | 7 | 7 |
| PGA1_INP1 | I | PGA-1 Plus 1 | 8 | 6 | 6 |
| PGA1_INP2 | I | PGA-1 Plus 2 | 2 | 32 | 32 |
| PGA1_INP3 | I | PGA-1 Plus 3 | 4 | 2 | 2 |
| PGA1_OUT | O | PGA-1 Output | 16 | 9 | 9 |
| VREFHI | I | ADC High Reference. In external reference mode, externally drive the high reference voltage onto this pin. In internal reference mode, a voltage is driven onto this pin by the device. In either mode, place at least a 2.2-µF capacitor and a 10Ohm resistor in series on this pin. This capacitor and resistor should be placed as close to the device as possible between the VREFHI and VREFLO pins. On the 32 QFN package, VREFHI is internally tied to VDDA. | 12 | 11 | 11 |
| VREFLO | I | ADC Low Reference, should be tied to VSSA | 13 | 10 | 10 |