SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| DCCxCLKSRC0[3:0] | CLOCK NAME |
|---|---|
| 0x0 | XTAL/X1 |
| 0x1 | WROSCDIV8 |
| 0x2 | SYSOSCDIV4 |
| 0x4 | TCK |
| 0x5 | CPU1.SYSCLK |
| 0xC | INPUT XBAR (Output16 of input-xbar) |
| others | Reserved |
| DCCxCLKSRC1[4:0] | CLOCK NAME |
|---|---|
| 0x0 | PLLRAWCLK |
| 0x2 | WROSCDIV8 |
| 0x3 | SYSOSCDIV4 |
| 0x6 | CPU1.SYSCLK |
| 0x9 | Input XBAR (Output15 of the input-xbar) |
| 0xB | MCPWMCLK |
| 0xC | LSPCLK |
| 0xD | ADCCLK |
| 0xE | WDCLK |
| 0xF | Reserved |
| others | Reserved |