SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|
| ADCCLK (derived from PERx.SYSCLK) | 5 | 160 | MHz | ||
| Sample rate(3) (4) | 160-MHz ADCCLK (48-pin) | 8.9 | MSPS | ||
| Sample rate(3) (4) | 80-MHz ADCCLK (32-pin) | 5.5 | MSPS | ||
| Sample window duration (set by ACQPS and PERx.SYSCLK) | With 50 Ω or less Rs | 37.5 | ns | ||
| Internal VREFLO Connection | 37.5 | ||||
| VREFHI | External Reference | 2.4 | 2.5 or 3.0 | VDDA | V |
| VREFHI(1) | Internal Reference = 3.3V Range | 1.65 | V | ||
| Internal Reference = 2.5V Range | 2.5 | V | |||
| VREFHI | Package = 32QFN, 32QFP | VDDA | VDDA | VDDA | V |
| VREFLO | VSSA | VSSA |
V | ||
| VREFHI - VREFLO | 2.4 | VDDA |
V | ||
| Conversion range | Internal Reference = 3.3 V Range | 0 | 3.3 | V | |
| Internal Reference = 2.5 V Range | 0 | 2.5 | |||
| External Reference | VREFLO | VREFHI | |||
| Package = 32QFN, 32QFP | 0 | VDDA(2) |