JAJSFA9E November 2011 – April 2018 ADS5294
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| SUPPLIES | ||||||
| AVDD | Analog supply voltage | 1.7 | 1.8 | 1.9 | V | |
| LVDD | Digital supply voltage | 1.7 | 1.8 | 1.9 | V | |
| ANALOG INPUTS/OUTPUTS | ||||||
| Differential input voltage range | 2 | VPP | ||||
| Input common-mode voltage | 0.95 ± 0.05 | V | ||||
| REFT | External reference mode | 1.45 | V | |||
| REFB | External reference mode | 0.45 | V | |||
| VCM | Common-mode voltage output | 0.95 | V | |||
| External Reference mode Input | 1.5 | V | ||||
| Maximum Input Frequency (1) | 2 VPP amplitude | 80 | MHz | |||
| CLOCK INPUTS | ||||||
| ADC Clock input sample rate | 10 | 80 | MSPS | |||
| Input Clock amplitude differential
(V(CLKP) – V(CLKN)) peak-to-peak |
Sine wave, AC-coupled | 0.2 | 1.5 | VPP | ||
| LVPECL, AC-coupled | 0.2 | 1.6 | ||||
| LVDS, AC-coupled | 0.2 | 0.7 | ||||
| VIL | Input Clock CMOS single-ended (V(CLKP)) | <0.3 | V | |||
| VIH | >1.5 | V | ||||
| Input clock duty cycle | 35% | 50% | 65% | |||
| DIGITAL OUTPUTS | ||||||
| ACLKP and ACLKN outputs (LVDS), 1-wire interface | 1x (sample rate) | MSPS | ||||
| LCLKP and LCLKN outputs (LVDS), 1-wire interface | 7x (sample rate) | MSPS | ||||
| ACLKP and ACLKN outputs (LVDS), 2-wire interface | 0.5x (sample rate) | MSPS | ||||
| LCLKP and LCLKN outputs (LVDS), 2-wire interface | 3.5x (sample rate) | MSPS | ||||
| Maximum data rate, 2-wire interface | 560 | Mbps | ||||
| Maximum data rate, 1-wire interface | 700 | Mbps | ||||
| CLOAD | Maximum external capacitance from each output pin to LGND | 5 | pF | |||
| RLOAD | Differential load resistance between the LVDS output pairs | 100 | Ω | |||
| TA | Operating free-air temperature | –40 | 85 | °C | ||