SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
See the AM62x, AM62Lx DDR Board Design and Layout Guidelines. Use of guidelines simplifies DDR4 or LPDDR4 board layout. Layout guidelines and requirements have been captured as a set of layout (placement and routing) recommendations that allow custom board designers to implement a custom board design that support the required functionality for the memory connection topologies supported by the processor. Any follow-up design support that may be required are provided only for board designs that follow the AM62x, AM62Lx DDR Board Design and Layout Guidelines.
See the AM62x, AM62Lx DDR Board Design and Layout Guidelines for the recommended trace impedance for routing the DDRSS (DDR4 or LPDDR4) signals.
See the AM62x, AM62Lx DDR Board Design and Layout Guidelines for supported, DDR4 data rate, device bit width, device count, Channel Width, Channels, Die, Ranks.
For the propagation delay, the delay to be considered for DDR4 or LPDDR4 is the delay related to the traces on the board. On a need basis, the package delay that has been included in the Additional Information: Package Delays section of AM62x, AM62Lx DDR Board Design and Layout Guidelines can be added.
AM62x, AM62Lx DDR Board Design and Layout Guidelines includes guidelines for bit swapping.
The recommendation is to perform signal integrity (SI) simulations during custom board schematic design and the board layout phase.