SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
The pin delay for DDRSS signals have been included in the in the Additional Information: Package Delays section of AM62x, AM62Lx DDR Board Design and Layout Guidelines (SPRAD06C – MARCH 2022 – REVISED MARCH 2025) application note on TI.com.
The package delays provided in this appendix are measured from processor die pad to processor package pin.
See the following FAQ:
[FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM624SIP: AM6254 LPDDR4 LENGHT/DELAY MATCHING