SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
For the supported low-power modes, see the device-specific data sheet. For additional explanation on the low-power modes and the functioning see the device-specific TRM. PMIC_LPM_EN0 is a dual-function PMIC control output and provides control of PMIC for low-power mode (active low) or PMIC enable (active high). The PMIC_LPM_EN0 pin requires an external pullup to the VDDSHV_CANUART power source. The pin status is HiZ during reset, which allows the pullup to turn on the PMIC as soon as the always on VDDSHV_CANUART supply ramps up. The pin is driven high once the device is released from reset (rising edge of MCU_PORz input). The pin remains high until the device has been put into partial IO (wakeup from CANUART) mode and told to enter deep-sleep, where it is driven low to turn off the PMIC. The pin is driven high once again when the partial IO logic (CANUART IOs) detects an external wakeup event.