SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
OLDI0 (Open LVDS Display Interface):
The processor family supports x4 (four) data lanes and x1 (single) clock lane, x2 (dual) link LVDS OLDI display interface. OLDI0 interface can be configured for x2 OLDI-SL single-link or x1 OLDI-DL dual-link display mode.
When OLDI0 display interface is configured for dual-link display mode, there are "Odd/Even" requirements (for pixels). A0, A1, A2, A3 correspond to Odd pixels and A4, A5, A6, A7 correspond to the Even pixels.
When OLDI0 interface is configured for x2 single-link display mode, the OLDI0 interface supports (can be configured) only mirrored (duplicate, due to internal hardware support/configuration) mode.
Refer below FAQ for supported resolution when the OLDI0 interface is configured for OLDI-DL and OLDI-SL.
For connecting the OLDI0 signals when not used, see the Pin Connectivity Requirements section of the device-specific data sheet.
For more information on OLDI0, see the following FAQ:
DPI (Display Parallel Interface):
The processor family supports 24-bit per pixel, RGB/YUV422 modes, LVCMOS output, DPI (parallel) display interface.
DPI does not currently support SSC. Start an E2E thread or review available collaterals on the processor-specific product page to check on the status of SSC support for DPI.
Processor IO buffers are off during reset and after reset. Parallel pulls are recommended for any of the processor IOs (DPI interface signals) that can float (to prevent the attached device inputs from floating until driven by the host).
For more information on DPI, see the following FAQ:
For more information, see the Display Subsystem (DSS) and Peripherals section in the Peripherals chapter of the device-specific TRM.