SLLSFO8C May 2024 – November 2025 TCAN2450-Q1 , TCAN2451-Q1
PRODUCTION DATA
This input pin is used to input the clock for the SPI to synchronize the input and output serial data bit streams. The default SPI mode 0 is where data input is sampled on the rising edge of SCK and the SPI data output is changed on the falling edge of the SCK. See Figure 8-14. Figure shown provides the timing based upon Mode 0 which is the default. Table 8-7 provides the configurable modes with the clock phase.
| Mode | CPOL | CPHA | Clock Phase |
|---|---|---|---|
| 0 | 0 | 0 | Data sampled on rising edge and shifted on falling edge |
| 1 | 0 | 1 | Data sampled on falling edge and shifted on rising edge |
| 2 | 1 | 0 | Data sampled on falling edge and shifted on rising edge |
| 3 | 1 | 1 | Data sampled on rising edge and shifted on falling edge |