SLVSHK7A March 2025 – December 2025 TPS65214
PRODUCTION DATA
The default I2C1 7-bit device address of the TPS65214 is set to 0x30 (0b0110000 in binary), but can be changed if needed.
The I2C-compatible synchronous serial interface provides access to the configurable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the devices connected to the bus. The two interface lines are the serial data line (SDA), and the serial clock line (SCL). Every device on the bus is assigned a unique address and acts as either a controller or a target depending on whether it generates or receives the serial clock SCL. The SCL and SDA lines must each have a pullup resistor placed somewhere on the line and remain HIGH even when the bus is idle. The TPS65214 supports standard mode (100kHz), fast mode (400kHz), and fast mode plus (1MHz) when VIO is 3.3V or 1.8V.
- for tNVM_LOAD, to all registers, when entering the INITIALIZE state
- for 60us, to NVM-backed registers, when starting a WARM reset
- for 80us, to non-NVM-backed registers, when starting a transition into the INITIALIZE state
See Section 8 for details on which registers are NVM-backed.