Each ADC supports the following features:
- 12-bit resolution
- External reference set by VREFHI and VREFLO pins
- Differential signal conversions
- Single-ended (SE) signal conversions
- Differential-ended (DE) signal conversions
- Input multiplexer with up to 6
channels
- 16 configurable SOCs
- 16 individually addressable result registers
- Multiple trigger sources:
- S/W - software immediate start
- All ePWMs- ADCSOC A or B
- GPIO: INPUTXBAR[5]
- RTI Timers 0/1/2/3
- ADCINT1/2
- ECAP events in capture mode (CEVT1, CEVT2, CEVT3, and CEVT4) and APWM mode (period match, compare match, or both)
- Four flexible VIM interrupts triggers
- Burst mode
- Four post-processing blocks, each with:
- Saturating offset calibration
- Error from set-point calculation
- High, low, and zero-crossing compare, with interrupt and ePWM trip capability
- Trigger-to-sample delay capture