SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The PWMSYNCOUTXBAR routes signals from the 32 instances of ePWM sync outputs to the OUTPUTXBAR and SoC TIMESYNC XBAR logic.
The PWMSYNCOUTXBAR is configured by writing to the PWMSYNCOUTXBar[0-3].G0.SEL registers. The Figure 7-337 shows all IP sources and destinations and Table 7-169 provides a comprehensive list of the destinations. For more information on configuration, see the CONTROLSS_PWMSYNCOUTXBAR register definitions.

| PWMSYNCOUTXBAR Outputs | Destination-1 | Destination-2 |
|---|---|---|
| PWMSYNCOUTXBAR.Out0 | OUTPUTXBAR.G9.0 | TIMESYNCXBAR.IN_INTR6 |
| PWMSYNCOUTXBAR.Out1 | OUTPUTXBAR.G9.1 | TIMESYNCXBAR.IN_INTR7 |
| PWMSYNCOUTXBAR.Out2 | OUTPUTXBAR.G9.2 | TIMESYNCXBAR.IN_INTR8 |
| PWMSYNCOUTXBAR.Out3 | OUTPUTXBAR.G9.3 | TIMESYNCXBAR.IN_INTR9 |