SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Each MPU region has a default value based on the Device type. The default value of MPU region based on device type is captured in table below
| MPU Instance/Region# | PROGRAMMABLESTART_ADDRESS | PROGRAMMABLEEND_ADDRESS | PROGRAMMABLEMPPA | Priv IDsAllowed | Initiator access Allowance** |
|---|---|---|---|---|---|
| R5SS0_CORE0_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| R5SS0_CORE1_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| R5SS1_CORE0_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| R5SS1_CORE1_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| L2OCRAM_BANK0_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| L2OCRAM_BANK1_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| L2OCRAM_BANK2_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| L2OCRAM_BANK3_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| MBOX_RAM_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0 to 15 | Open to All Initiators |
| HSM_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| HSM_SLV/Region2 | 0x 44000000 | 0x440007FF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| DTHE_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| QSPI0_SLV/Region1 | 0x48200000 | 0x48240000 | 0x03FFFFFF | 0-15 | Open to All Initiators |
| QSPI0_SLV/Region2 | 0x60000000 | 0x68000000 | 0x03FFFFFF | 0-15 | Open to All Initiators |
| SCRM2SCRP0/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| SCRM2SCRP1/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| R5SS0_CORE0_AHB_MST/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| R5SS0_CORE1_MST/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| R5SS1_CORE0_MST/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| R5SS1_CORE1_MST/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x03FFFFFF | 0-15 | Open to All Initiators |
| *Modifed by ROM | |||||
| **Access allowance interpretation based on the default ISC Configuration Table for PrivID-Initiator Mapping | |||||
| MPU Instance/Region# | PROGRAMMABLE_START_ADDRESS | PROGRAMMABLE_END_ADDRESS | PROGRAMMABLE_MPPA | Priv IDs Allowed | Priv ID Enabled ** |
|---|---|---|---|---|---|
| R5SS0_CORE0_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| R5SS0_CORE1_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| R5SS1_CORE0_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| R5SS1_CORE1_AXIS_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| L2OCRAM_BANK0_SLV/ Region1 | 0x70000000 | 0x7007FFFF | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| L2OCRAM_BANK1_SLV/ Region1 | 0x70080000 | 0x700FFFFF | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| L2OCRAM_BANK2_SLV/ Region1 | 0x70100000 | 0x7017FFFF | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| L2OCRAM_BANK3_SLV/ Region1 | 0x70180000 | 0x701FFFFF | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| MBOX_RAM_SLV/ Region1 | 0x72000000 | 0x72003FFF | 0x0000487F | 1,4 | HSM*,R5CORE0* |
| HSM_SLV/Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| HSM_SLV/Region2 | 0x 44000000 | 0x440007FF | 0x03FFFFFF | 1 | HSM Only |
| DTHE_SLV/ Region1 | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| QSPI0_SLV/ Region1 | 0x48200000 | 0x48240000 | 0x0000487F | 1,4 | HSM*,R5CORE0* |
| QSPI0_SLV/ Region2 | 0x60000000 | 0x68000000 | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
|
SCRM2SCRP0 |
0x50000000 | 0x60000000 | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| SCRM2SCRP1 | 0x50000000 | 0x60000000 | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| R5SS0_CORE0_MST | 0x50000000 | 0x60000000 | 0x0000487F | 1,4 | HSM*,R5CORE0*, EDMA-TC0 (MSS TPTC0)*, EDMA-TC1 (MSS TPTC1)* |
| R5SS0_CORE1_MST | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
|
R5SS1_CORE0_MST |
0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| R5SS1_CORE1_MST | 0x00000000 | 0xFFFFFFFF | 0x00000838 | 1 | HSM Only |
| *Modified by ROM | |||||
| **Access allowance interpretation based on the default ISC Configuration Table for PrivID-Initiator Mapping | |||||