| MSS_CTRL |
ICSS_PRU0_MBOX_READ_REQ |
IN_INTR51 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSS_PRU0_MBOX_READ_DONE |
IN_INTR53 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
ICSS_PRU1_MBOX_READ_REQ |
IN_INTR52 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSS_PRU1_MBOX_READ_DONE |
IN_INTR54 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MBOX_READ_REQ |
R5SS0_CORE0_INTR_IN_136 |
R5SS0_CORE0_VIM |
Interrupt indicating Mailbox Read Request to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MBOX_READ_DONE |
R5SS0_CORE0_INTR_IN_137 |
R5SS0_CORE0_VIM |
Interrupt indicating Mailbox Read Done to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MBOX_READ_REQ |
R5SS0_CORE1_INTR_IN_136 |
R5SS0_CORE1_VIM |
Interrupt indicating Mailbox Read Request to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MBOX_READ_DONE |
R5SS0_CORE1_INTR_IN_137 |
R5SS0_CORE1_VIM |
Interrupt indicating Mailbox Read Done to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS1_CORE0_INTR_MBOX_READ_REQ |
R5SS1_CORE0_INTR_IN_136 |
R5SS1_CORE0_VIM |
Interrupt indicating Mailbox Read Request to R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5FSS1_CORE0_INTR_MBOX_READ_DONE |
R5SS1_CORE0_INTR_IN_137 |
R5SS1_CORE0_VIM |
Interrupt indicating Mailbox Read Done to R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5FSS1_CORE1_INTR_MBOX_READ_REQ |
R5SS1_CORE1_INTR_IN_136 |
R5SS1_CORE1_VIM |
Interrupt indicating Mailbox Read Request to R5SS1 CORE1 |
Level |
| MSS_CTRL |
R5FSS1_CORE1_INTR_MBOX_READ_DONE |
R5SS1_CORE1_INTR_IN_137 |
R5SS1_CORE1_VIM |
Interrupt indicating Mailbox Read Done to R5SS1 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_SW_IRQ |
R5SS0_CORE0_INTR_IN_129 |
R5SS0_CORE0_VIM |
Interrupt indicating SW Interrupt to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_SW_IRQ |
R5SS0_CORE1_INTR_IN_129 |
R5SS0_CORE1_VIM |
Interrupt indicating SW Interrupt to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS1_CORE0_INTR_SW_IRQ |
R5SS1_CORE0_INTR_IN_129 |
R5SS1_CORE1_VIM |
Interrupt indicating SW Interrupt to R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5FSS1_CORE1_INTR_SW_IRQ |
R5SS1_CORE1_INTR_IN_129 |
R5SS1_CORE1_VIM |
Interrupt indicating SW Interrupt to R5SS1 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MPU_PROT_ERRAGG |
R5SS0_CORE0_INTR_IN _70 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS0
CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MPU_PROT_ERRAGG |
R5SS0_CORE1_INTR_IN _70 |
R5SS0_CORE1_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS0
CORE1 |
Level |
| MSS_CTRL |
R5FSS1_CORE0_INTR_MPU_PROT_ERRAGG |
R5SS1_CORE0_INTR_IN _70 |
R5SS1_CORE0_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS1
CORE0 |
Level |
| MSS_CTRL |
R5FSS1_CORE1_INTR_MPU_PROT_ERRAGG |
R5SS1_CORE1_INTR_IN _70 |
R5SS1_CORE1_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS1
CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MPU_ADDR_ERRAGG |
R5SS0_CORE0_INTR_IN _69 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS0
CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MPU_ADDR_ERRAGG |
R5SS0_CORE1_INTR_IN _69 |
R5SS0_CORE1_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS0
CORE1 |
Level |
| MSS_CTRL |
R5FSS1_CORE0_INTR_MPU_ADDR_ERRAGG |
R5SS1_CORE0_INTR_IN _69 |
R5SS1_CORE0_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS1
CORE0 |
Level |
| MSS_CTRL |
R5FSS1_CORE1_INTR_MPU_ADDR_ERRAGG |
R5SS1_CORE1_INTR_IN _69 |
R5SS1_CORE1_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS1
CORE1 |
Level |
| MSS_CTRL |
MMR_ACCESS_ERRAGGR |
R5SS0_CORE0_INTR_IN_124 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MMR Access Error |
Level |
| R5SS0_CORE1_INTR_IN_124 |
R5SS0_CORE1_VIM |
| R5SS0_CORE0_INTR_IN_124 |
R5SS0_CORE0_VIM |
| R5SS1_CORE1_INTR_IN_124 |
R5SS1_CORE1_VIM |
| MSS_CTRL |
TPCC_A_INTAGGR |
R5SS0_CORE0_INTR_IN _72 |
R5SS0_CORE0_VIM |
Aggregated Interrupt from EDMA Interrupt sources |
Level |
| R5SS0_CORE1_INTR_IN _72 |
R5SS0_CORE1_VIM |
| R5SS0_CORE0_INTR_IN _72 |
R5SS0_CORE0_VIM |
| R5SS1_CORE1_INTR_IN _72 |
R5SS1_CORE1_VIM |
| MSS_CTRL |
TPCC_A_ERRGGR |
R5SS0_CORE0_INTR_IN _73 |
R5SS0_CORE0_VIM |
Aggregated Interrupt from EDMA Error sources |
Level |
| R5SS0_CORE1_INTR_IN _73 |
R5SS0_CORE1_VIM |
| R5SS0_CORE0_INTR_IN _73 |
R5SS0_CORE0_VIM |
| R5SS1_CORE1_INTR_IN _73 |
R5SS1_CORE1_VIM |
| ESM Events |
| MSS_CTRL |
TPCC_A_ERRGGR |
ESM_LVL_EVENT_63 |
ESM |
Aggregated Error from EDMA Error sources |
Level |
| MSS_CTRL |
R5SS0_CORE0_CORR_ERRAGG |
ESM_LVL_EVENT_47 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_CORR_ERRAGG |
ESM_LVL_EVENT_49 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5SS1_CORE0_CORR_ERRAGG |
ESM_LVL_EVENT_55 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5SS1_CORE1_CORR_ERRAGG |
ESM_LVL_EVENT_57 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS1 CORE1 |
Level |
| MSS_CTRL |
R5SS0_CORE0_UNCORR_ERRAGG |
ESM_LVL_EVENT_48 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_UNCORR_ERRAGG |
ESM_LVL_EVENT_50 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5SS1_CORE0_UNCORR_ERRAGG |
ESM_LVL_EVENT_56 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5SS1_CORE1_UNCORR_ERRAGG |
ESM_LVL_EVENT_58 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS1 CORE1 |
Level |
| MSS_CTRL |
R5SS0_CORE0_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_14 |
ESM |
Aggregated TCM Address parity Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_15 |
ESM |
Aggregated TCM Address parity Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5SS1_CORE0_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_16 |
ESM |
Aggregated TCM Address parity Error from R5SS1 CORE0 |
Level |
| MSS_CTRL |
R5SS1_CORE1_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_17 |
ESM |
Aggregated TCM Address parity Error from R5SS1 CORE1 |
Level |
| MSS_CTRL |
VBUSM_ERRAGG_H |
ESM_LVL_EVENT_33 |
ESM |
Aggregated VBUSM Bus Safety Error High |
Level |
| MSS_CTRL |
VBUSM_ERRAGG_L |
ESM_LVL_EVENT_34 |
ESM |
Aggregated VBUSM Bus Safety Error Low |
Level |
| MSS_CTRL |
VBUSP_ERRAGG_H |
ESM_LVL_EVENT_31 |
ESM |
Aggregated VBUSP Bus Safety Error |
Level |