SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The general connectivity attributes for the three MMCSD modules are shown in Table 13-237.
| Attributes | Type |
|---|---|
| Power Domain | Peripheral Domain |
| Clock Domain | SYS_CLK (OCP) MMCSD_FCLK (Func) MMCSD_32K_CLK (Debounce) |
| Reset Signals | PER_DOM_RST_N |
| Idle/Wakeup Signals | Smart Idle |
| Interrupt Requests | 1 interrupt per instance to MPU Subsystem (MMCSDxINT) |
| DMA Requests | 2 DMA requests per instance to EDMA (SDTXEVTx, SDRXEVTx) (Active low, need to be inverted in glue logic) |
| Physical Address | 0x48300000 |