SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
Figure 12-25 presents the I3C controller block diagram.
Figure 12-25 I3C Block
DiagramThe two I3C controllers can be configured in SDR I3C mode or HD-DDR I3C mode. Default operation mode is SDR mode.
Table 12-25 lists the available operation modes.
| Operation Mode | Value of I3C_CMD0_FIFO[31] IS_DDR |
|---|---|
| SDR I3C | 0x0 |
| HD-DDR I3C | 0x1 |