SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
This section describes the MCSPI external connections (environment).
Table 12-33 describes the MCSPI I/O signals in master mode.
| Module Pin | I/O(1) | Description |
|---|---|---|
| SPICLK | O | MCSPI Serial clock output for master mode. |
| SPIDAT[0] | O(2) | MCSPI Data I/O for master mode. |
| SPIDAT[1] | I(3) | MCSPI Data I/O for master mode. |
| SPIEN[i] | O | MCSPI Chip-select i output for master mode |
Table 12-34 describes the MCSPI I/O signals in slave mode.
| Module Pin | I/O(1) | Description |
|---|---|---|
| SPICLK | I | MCSPI serial clock input for slave mode. |
| SPIDAT[0] | I(2) | MCSPI Data I/O for slave mode. |
| SPIDAT[1] | O(3) | MCSPI Data I/O for slave mode. |
| SPIEN[i] | I(4) | MCSPI chip-select i input for slave mode. |