SPRUJ52E June 2022 – September 2025 AM69 , AM69A , TDA4AH-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VH-Q1 , TDA4VP-Q1 , TDA4VPE-Q1
During Semi-CPU mode, no DMA request is generated by CRC controller. Therefore, no DMA channel is allocated to update CRC Value Register. CPU should not read from CRC Value Register in semi-CPU mode as it contains stale value. Note that no signature verification is performed at all during this mode. Similar to AUTO mode, either by hardware or by software DMA request can be used as a trigger for data patterns transfer. Figure 12-580 illustrates the DMA setup using semi-CPU mode with hardware timer trigger.
Figure 12-580 Semi-CPU Mode With Hardware Timer Trigger| CRC Mode | DMA Request | Pattern Counter | Sector Counter | Timeout Counter |
|---|---|---|---|---|
| AUTO | Active | Active | Active | Active |
| Semi-CPU | Inactive | Active | Active | Active |
| Full CPU | Inactive | Inactive | Inactive | Inactive |