SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
With the M0 and M1 pins both set to 0, the device enters manual channel-control operation and outputs data on both SDOA and SDOB, accordingly. The SDI pin switches between the channels, as shown in the corresponding timing diagrams. A conversion is initiated by bringing CONVST high.
With the rising CONVST edge, the device switches asynchronously to the external CLOCK from sample to hold mode. The BUSY output pin goes high and remains high for the duration of the conversion cycle. On the falling edge of the second CLOCK cycle, the device latches in the channel for the next conversion cycle. This latching depending on the status of the CONFIG register bits C[1:0]. Bring CS low to enable both serial outputs. Data are valid on the falling edge of every 20 clock cycles per conversion. The first two bits are set to 0. As shown in Figure 6-5, the subsequent data contain the 16-bit conversion result (the most significant bit is transferred first), with trailing zeroes.
This mode is used for fully- or pseudo-differential inputs; in both cases, channel information bits are 00 if the CID is 0. The FIFO is not available in this mode.