SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
In the same way as mode II, mode IV uses the SDOA output line exclusively to transmit data when the differential channels are switched automatically. Following the first conversion after M1 goes high, as shown in Figure 6-9, the SDOB output tri-states.
Output data consist of a channel indicator, followed by the ADC indicator and 16 bits of conversion result, ending with 00. The channel indicator is 0 for CHx0 or 1 for CHx1, and the ADC indicator is 0 for CHAx or 1 for CHBx.
Make sure the CONVST and RD signals are no longer than one clock cycle to provide proper functionality and avoid output data corruption.
Full-clock mode is not supported in this operational mode.
Channel information is available in fully differential mode if CID = 0. In pseudo-differential mode, the sequencer controls the channel selection in this mode. Use the SEQFIFO register to properly set the channel information. The internal FIFO is not available in this mode.
Changes to the FE, SR, PDE, and CID CONFIG register bits are active with the start of the next conversion. However, there is a delay of one read access.
Update the register using every other RD pulse. This pulse is aligned either with the pulse starting the conversion or the one that reads the channel B conversion results; compare with Figure 6-6.