SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
This section reviews the timing and control of the serial interface.
The ADC168M102R-SEP offers a set of internal registers that allows the control of several device features and modes. See the Register Map section for details. Table 6-4 lists the supported device operating modes.
| INPUT SIGNAL TYPE | MANUAL CHANNEL SELECTION | AUTOMATIC CHANNEL SELECTION |
|---|---|---|
| Fully differential (PDE bit = 0) |
Operating modes: I, II, and special mode II Channel information is selectable through the CID bit FIFO: Not available |
Operating modes: III, IV and special mode IV Channel information is selectable through the CID bit. FIFO: Available in mode III and special mode IV. When used, a single read pulse allows reading of all data. |
| Pseudo-differential (PDE bit = 1) |
Operating modes: I, II and special
mode II Channel information is selectable through the CID bit FIFO: Not available |
Operating modes: III and special
mode IV Channel information is not available (CID bit forced to 1). FIFO: Available in mode III and special mode IV. When used, a single read pulse allows reading of all data. Pseudo-differential sequencer is enabled. |