SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
As shown in Table 6-5, configure the ADC168M102R-SEP to four different operating modes using the M0 and M1 mode pins.
| M0 | M1 | CHANNEL SELECTION | SDOx USED |
|---|---|---|---|
| 0 | 0 | Manual (through SDI) | SDOA and SDOB |
| 0 | 1 | Manual (through SDI) | SDOA only |
| 1 | 0 | Automatic | SDOA and SDOB |
| 1 | 1 | Automatic | SDOA only |
The M0 pin sets either manual or automatic channel selection. In manual mode, the CONFIG register bits C[1:0] select between channels CHx0 and CHx1. In automatic mode, the CONFIG register bits C[1:0] are ignored and channel selection is controlled by the device after each conversion. The automatic channel selection is only performed on fully differential inputs in this case. For pseudo-differential inputs, the internal sequencer controls the input multiplexer.
The M1 pin selects how serial data are transmitted. Serial data are transmitted simultaneously on both SDOA and SDOB outputs for each channel (respectively), or only the SDOA output transmitts data from both channels. See Figure 6-5 through Figure 6-10 and the associated text for more information.
Additionally, the SDI pin controls device functionality through the internal register; see the Register Map section for details.