SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
The following sections explain the different modes of operation in detail.
As shown in Table 6-7, the digital output code format of the ADC168M102R-SEP is binary two's complement.
Consider both detailed timing diagrams illustrated in Figure 5-1 and Figure 5-2. For maximum data throughput, the description and diagrams given in this document assume that the CONVST and RD pins are tied together. See Figure 8-2 for timing details in this case. These pins are also able to be controlled independently.
| DESCRIPTION | DIFFERENTIAL INPUT VOLTAGE |
INPUT VOLTAGE AT
CHxxP (CHxxN = VREF = 2.5V) |
BINARY CODE | HEXADECIMAL CODE |
|---|---|---|---|---|
| Positive full-scale | VREF | 5V | 0111 1111 1111 1111 | 7FFF |
| Midscale | 0V | 2.5V | 0000 0000 0000 0000 | 0000 |
| Midscale – 1 LSB | –2VREF / resolution | 2.499924V | 1111 1111 1111 1111 | FFFF |
| Negative full-scale | –VREF | 0V | 1000 0000 0000 0000 | 8000 |