at TA = 25°C, VDD = 5V, VIO = 3.3V, negative output range: VCC = GND, VSS = –11V, and DAC outputs unloaded (unless otherwise noted)
Figure 5-4 DAC DNL vs Digital Input Code
Figure 5-6 DAC TUE vs Digital Input Code
Figure 5-8 DAC INL vs Temperature
Figure 5-10 DAC Offset Error vs Temperature
Figure 5-12 DAC Zero-Scale Error vs Temperature
| DAC code = 0x1800 | |
| TA = –40°C to +125°C | |
Figure 5-14 DAC Total Adjusted Error
Figure 5-16 DAC Gain Error
| DAC code = 0x0000 | |
| TA = –40°C to +125°C | |
Figure 5-18 DAC Full-Scale Error
Figure 5-20 DAC[1:2], CLAMP[1:2] Headroom vs High-Mode Sinking Current
Figure 5-22 DAC[0:3] Headroom vs High-Mode Sinking Current
| DAC step size: –5V to
–2.5V |
Figure 5-24 DAC Settling
Time vs Capacitive Load
Figure 5-26 DAC Output Noise, 0.1Hz to 10Hz
Figure 5-28 Local Temperature Sensor Error vs Temperature
Figure 5-30 R1,2 Switch Resistance vs DAC Output
Figure 5-32 R0,3 Switch Resistance vs DAC Output
| DAC output: –2.5V | CL = 10nF | |
| CLAMP output: –9.6875V | | |
Figure 5-34 OUT Pin: DAC to CLAMP Switch Response
| DAC output: –2.5V | CL = 10nF | |
| CLAMP output: –9.6875V | | |
Figure 5-36 OUT Pin: CLAMP to DAC Switch Response
| DAC output: –2.5V | | |
| CLAMP output: –9.6875V | | |
Figure 5-38 Negative Output Range Start-Up Sequence
| DAC output: –2.5V | | |
| CLAMP output: –9.6875V | | |
Figure 5-40 VSS Supply Collapse Response
| DAC output: –2.5V | | |
| CLAMP output: –9.6875V | | |
Figure 5-42 VDD Supply Collapse Response
| DAC output: –2.5V | |
| CLAMP output: –9.6875V | |
Figure 5-44 ALMIN Alarm Event Response
Figure 5-5 DAC INL vs Digital Input Code
Figure 5-7 DAC DNL vs Temperature
| Error after one point calibration at 25°C | |
Figure 5-9 DAC Total Adjusted Error vs Temperature
Figure 5-11 DAC Gain Error vs Temperature
Figure 5-13 DAC Full-Scale Error vs Temperature
Figure 5-15 DAC Offset Error
| DAC code = 0x1FFF | |
| TA = –40°C to +125°C | |
Figure 5-17 DAC Zero-Scale Error
Figure 5-19 DAC[1:2], CLAMP[1:2] Headroom vs High-Mode Sourcing Current
Figure 5-21 DAC[0:3] Headroom vs High-Mode Sourcing Current
Figure 5-23 Source and Sink Current Capability
| DAC code: 0x0FFF to
0x1000 |
|
|
|
|
Figure 5-25 DAC Glitch
Impulse
Figure 5-27 DAC Output Noise Density vs Frequency
Figure 5-29 Remote Temperature Sensor Error vs Temperature
Figure 5-31 R1,2 Switch Resistance vs Temperature
Figure 5-33 R0,3 Switch Resistance vs Temperature
| DAC output: –2.5V | CL = 100nF | |
| CLAMP output: –9.6875V | | |
Figure 5-35 OUT Pin: DAC to CLAMP Switch Response
| DAC output: –2.5V | CL = 100nF | |
| CLAMP output: –9.6875V | | |
Figure 5-37 OUT Pin: CLAMP to DAC Switch Response
| DAC output: 2.5V | VCC = VDD = 5V | |
| CLAMP output: 0.3125V | | |
Figure 5-39 Positive Output Range Start-Up Sequence
| DAC output: 2.5V | VCC = VDD = 5V | |
| CLAMP output: 0.3125V | | |
Figure 5-41 VCC Supply Collapse Response
| DAC output: –2.5V | | |
| CLAMP output: –9.6875V | | |
Figure 5-43 VIO Supply Collapse Response