SLASFM1A June 2025 – December 2025 AFE10004-EP
PRODUCTION DATA
In SPI configuration, hold the SDA pin low for proper operation.
The device communicates with the system controller through a serial interface, which supports either an I2C-compatible two-wire bus, or an SPI-compatible bus. The device includes a robust mechanism that detects between an SPI-compatible or I2C-compatible controller, and automatically configures the interface accordingly. The interface detection mechanism operates at start-up, thus preventing protocol change during normal operation.
The device uses a paging system to organize registers by functionality. In both SPI and I2C configurations, address 0x7E is used to select the different pages in the device. The default page at start-up is Page 1. To read and write to one of the device registers, first select the page for that register by writing the 8-bit representation of the page number (PAGE[7:0]) to address 0x7E. Figure 6-17 shows the page access format. The page register holds the page value until a new page address is programmed to the device.