SLASFM1A June 2025 – December 2025 AFE10004-EP
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| I2C TIMING REQUIREMENTS | |||||
| f(SCL) | I2C clock frequency | 10 | 400 | kHz | |
| t(LOW) | SCL clock low period | 1.3 | µs | ||
| t(HIGH) | SCL clock high period | 0.6 | µs | ||
| t(HDSTA) | Hold time after repeated start condition. After this period, the first clock is generated |
0.6 | µs | ||
| t(SUSTA) | Repeated start condition setup time | 0.6 | µs | ||
| t(SUSTO) | Stop condition setup time | 0.6 | µs | ||
| t(BUF) | Bus free time between stop and start condition | 1.3 | µs | ||
| t(SUDAT) | Data setup time | 100 | ns | ||
| t(HDDAT) | Data hold time | 0 | 900 | ns | |
| tF,SDA | Data fall time | 20 | 300 | ns | |
| tF,SCL | Clock fall time | 300 | ns | ||
| tR,SCL | Clock rise time | 300 | ns | ||
| tR,SCL100 | Rise time for SCL ≤ 100kHz | 1000 | ns | ||
| SCL and SDA timeout | 20 | 30 | ms | ||
| SPI TIMING REQUIREMENTS, VIO = 2.7V to 3.6V | |||||
| f(SCLK) | SPI clock frequency | 20 | MHz | ||
| t(SCLKLOW) | Clock high time | 20 | ns | ||
| t(SCLKHIGH) | Clock low time | 20 | ns | ||
| t(SDISU) | Data setup time | 10 | ns | ||
| t(SDIHD) | Data hold time | 10 | ns | ||
| t(SDODLY) | SDO delay | 0 | 20 | ns | |
| t(SDODIS) | SDO disable | 0 | 20 | ns | |
| t(CSSU) | CS setup | 10 | ns | ||
| t(CSHD) | CS hold | 20 | ns | ||
| t(CSHIGH) | CS pulse-width | 25 | ns | ||
| SPI TIMING REQUIREMENTS, VIO = 1.65V to 2.7V | |||||
| f(SCLK) | SPI clock frequency | 10 | MHz | ||
| t(SCLKLOW) | Clock high time | 40 | ns | ||
| t(SCLKHIGH) | Clock low time | 40 | ns | ||
| t(SDISU) | Data setup time | 10 | ns | ||
| t(SDIHD) | Data hold time | 10 | ns | ||
| t(SDODLY) | SDO delay | 0 | 30 | ns | |
| t(SDODIS) | SDO disable | 0 | 30 | ns | |
| t(CSSU) | CS setup | 10 | ns | ||
| t(CSHD) | CS hold | 20 | ns | ||
| t(CSHIGH) | CS pulse-width | 25 | ns | ||