SLASFM1A June 2025 – December 2025 AFE10004-EP
PRODUCTION DATA
The I2C bus target address is selected by installing shunts from the A0, A1, and A2 pins to the VIO or GND rails. The state of the A0, A1, and A2 pins is tested after every occurrence of START condition on the I2C bus. The device discerns between two possible options for each pin: shunt to VIO (logic 1) and shunt to GND (logic 0) for a total of eight possible target addresses. Table 6-13 shows the I2C target address space.
| DEVICE PINS | I2C TARGET ADDRESS | ||
|---|---|---|---|
| A2 | A1 | A0 | [A6:A0] |
| 0 | 0 | 0 | 100 0000 |
| 0 | 0 | 1 | 100 0001 |
| 0 | 1 | 0 | 100 0010 |
| 0 | 1 | 1 | 100 0011 |
| 1 | 0 | 0 | 100 0100 |
| 1 | 0 | 1 | 100 0101 |
| 1 | 1 | 0 | 100 0110 |
| 1 | 1 | 1 | 100 0111 |
Figure 6-20 shows the target address alignment within the first byte following the START condition.