SNAS849 December 2024 LMX2624-SP
ADVANCE INFORMATION
LD_LOCK_EN bit is used to select the type of the Lock detect indication. If this bit is 0x0, "VCOcal" type is selected and if this bit is set to 0x1, then "Vtune and VCOcal" type is selected.
When 'VCOcal' lock detect type is selected, the bit asserts a high output at MUXout pin after the VCO has finished calibration and the LD_DLY timeout counter is finished. Otherwise MUXout pin is LOW.
When 'Vtune and VCOcal" lock detect type is selected, the bit asserts a high output at MUXout pin if tuning voltage to the VCO is within acceptable levels along with the VCO calibration and LD_DLY timeout counter is finished. Otherwise MUXout pin is LOW.
The programmable timer (LD_DLY, register R60[15:0]) adds an additional delay after the VCO calibration finishes before the lock detect indicator is asserted high. LD_DLY is a 16 bit unsigned quantity that corresponds to the number of phase detector cycles in absolute delay. For example, a phase detector frequency of 100MHz and the LD_DLY=10000 adds a delay of 100µs before the indicator is asserted. The lock detector goes LOW if the PLL goes out of lock or the input reference clock is removed.