SBASAW9 December 2024 ADC168M102R-SEP
PRODUCTION DATA
An example of a minimum configuration for the ADC168M102R-SEP is illustrated in Figure 8-1. In this case, the device is used in dual-channel, fully differential input mode with a four-wire digital interface. The digital interface is connected to the controller device and with default device settings after power up. The internal reference is disabled at power up to prevent driving against an external reference if used. Thus, an external reference source is used in this example. To use the internal reference, connect the SDI input to the controller, allowing access to the REFDAC registers. The corresponding timing diagram including the timing requirements are described in Figure 8-2 and the Switching Characteristics table.
Make sure the input signal for the amplifiers fulfill the common-mode voltage requirements of the device in this configuration. The actual values of the resistors and capacitors depend on the bandwidth and performance requirements of the application.
Equation 4 calculates these values:

where:
As a good trade-off between required minimum driver bandwidth and the capacitor value, use a capacitor value of at least 1nF.
Keeping the acquisition time in mind, calculate the resistor value as shown in Equation 5 for each of the series resistors:

where: