SNVSC75B April 2023 – September 2025 LM5171-Q1
PRODUCTION DATA
Each channel of the LM5171-Q1 has a pulse width modulator (PWM) employing a high-speed comparator. The modulator compares the internal ramp signal and the COMP pin signal to produce the PWM duty cycle. Note that the COMP signal passes through a 1V DC offset before it is applied to the PWM comparator, as shown in Figure 6-5. Owing to this DC offset, the duty cycle reduces to zero when the COMP pin or SS pin is pulled lower than 1V. The maximum duty cycle is limited by the 100ns typical minimum off-time, with the worst case max limit of 150ns. Note that the programmed dead time reduces the maximum duty cycle because it is additional to the minimum off-time. Therefore, the maximum duty cycle, for both buck and boost mode operation, is determined by,
Where
This maximum duty cycle limits the minimum voltage step-down ratio in buck mode operation, and the maximum step-up ratio in boost mode operation.