SPRSPB0A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
PRODUCTION DATA
Figure 6-17 shows the recommended oscillator connections when MCU_OSC0_XI or OSC1_XI is connected to a 1.8-V LVCMOS square-wave digital clock source.
A DC steady-state condition is not allowed on MCU_OSC0_XI or OSC1_XI when the oscillator is powered up. This is not allowed because MCU_OSC0_XI and OSC1_XI are internally AC coupled to a comparator that can enter an unknown state when DC is applied to the input. Therefore, application software must power down MCU_OSC0 or OSC1 any time MCU_OSC0_XI or OSC1_XI is not toggling between logic states.
Figure 6-17 1.8-V LVCMOS-Compatible Clock Input